# **GLSVLSI 2025**

June 30<sup>th</sup> -July 2<sup>nd</sup> 2025, New Orleans, LA, USA

http://www.glsvlsi.org/





#### **General Chairs**

Lu Peng
Tulane University, USA
Boris Vaisband
University of California, Irvine, USA

## **Program Chairs**

Fan Chen Indiana University, USA Peipei Zhou Brown University, USA

## Finance Chair

Jinhui Wang
University of South Alabama, USA

## **Special Session Chairs**

Tooraj Nikoubin University of Texas Dallas, USA Anupam Chattopadhyay Nanyang Technological University, Singapore

## **Publications Chairs**

Shahar Kvatinsky

Technion — Israel Institute of

Technology, Israel

Jiafeng Xie

Villanova University, USA

#### **Registration Chair**

Sercan Aygun
University of Louisiana at Lafayette,
US 4

### **Local Arrangements Chair**

Zhengming Ding Tulane University, USA

## **Industry Chairs**

Jie Gu Northwestern University, USA Vaishnav Srinivas Ouakomm, USA

## Web Chairs

Fang Qi
Tulane University, USA
Md. Ahsan Habib
Tulane University, USA





## Call for Late Breaking Research Papers: 2-page limit

Original, unpublished **late breaking research** papers describing preliminary research in the general areas of VLSI and hardware design are solicited. Please visit <a href="http://www.glsvlsi.org/">http://www.glsvlsi.org/</a> for more information.

## **Program Tracks:**

- VLSI Circuits and Design: ASIC and FPGA design, microprocessors/micro-architectures, embedded processors, high-speed/low-power circuits, analog/digital/mixed-signal systems, NoC, SoC, IoT, interconnects, memories, bio-inspired and neuromorphic circuits and systems, BioMEMs, lab-on-a-chip, biosensors, CAD tools for biology and biomedical systems, implantable and wearable devices, machine-learning for VLSI design and optimization
- **IoT and Smart Systems:** circuits, computing, processing, and design of IoT and smart systems such as smart cities, smart healthcare, smart transportation, smart grid etc.; cyber-physical systems, edge computing, machine learning for IoT, TinyML.
- Computer-Aided Design (CAD): hardware/software co-design, high-level synthesis, logic synthesis, simulation and formal verification, layout, design for manufacturing, algorithms and complexity analysis, physical design (placement, route, CTS), static timing analysis, signal and power integrity, machine learning for CAD and EDA design.
- Testing, Reliability, Fault-Tolerance: digital/analog/mixed-signal testing, reliability, robustness, static/dynamic defect- and fault-recoverability, variation-aware design, learning-assisted testing.
- Emerging Computing & Post-CMOS Technologies: nanotechnology, quantum computing, approximate and stochastic computing, sensor and sensor networks, post CMOS VLSI.
- Hardware Security: trusted IC, IP protection, hardware security primitives, reverse engineering, hardware Trojans, side-channel analysis, CPS/IoT security, machine learning for HW security.
- VLSI for Machine Learning and Artificial Intelligence: hardware accelerators for machine learning, novel architectures for deep learning, brain-inspired computing, big data computing, reinforcement learning, cloud computing for Internet-of-Things (IoT) devices.

Paper submission deadline: March 31, 2025 (11:59 pm EST)

Acceptance Notification: April 10, 2025 Camera-Ready: May 15, 2025

**Paper Submission:** Authors are invited to submit short (2 pages maximum), original, unpublished papers on late breaking research along with an abstract of at most 200 words. To enable blind review, the author list should be omitted from the main document. Previously published papers or papers currently under review for other conferences/journals should NOT be submitted and will not be considered. Electronic submission in PDF format to the <a href="https://easychair.org/conferences/?conf=glsvlsi25">https://easychair.org/conferences/?conf=glsvlsi25</a> website is required. Author and contact information (name, affiliation, mailing address, telephone, fax, e-mail) must be entered during the submission process.

**Paper Format:** Submissions should be in camera-ready two-column format, following the ACM proceedings specifications located at: <a href="ACM Template">ACM Template</a> and the classification system detailed at: <a href="ACM 2012 Class">ACM Proceedings Template - Overleaf</a>. For Overleaf users, please find the following template: <a href="ACM Proceedings Template">ACM Proceedings Template - Overleaf</a>. For LaTeX users, please find the following ZIP file: <a href="acmart-primary.zip">acmart-primary.zip</a>. For Word users, please find the following template: <a href="interim-layout.docx">interim-layout.docx</a>.

Paper Publication and Presenter Registration: Papers will be accepted for regular or poster presentation at the symposium. Every accepted paper MUST have at least one author registered to the symposium by the time the camera-ready paper is submitted; at least one of the authors is also expected to attend the symposium and present the paper.

By submitting your article to an ACM Publication, you are hereby acknowledging that you and your co-authors are subject to all ACM Publications Policies, including ACM's new Publications Policy on Research Involving Human Participants and Subjects. Alleged violations of this policy or any ACM Publications Policy will be investigated by ACM and may result in a full retraction of your paper, in addition to other potential penalties, as per ACM Publications Policy. Please ensure that you and your co-authors obtain an ORCID ID, so you can complete the publishing process for your accepted paper. ACM has been involved in ORCID from the start and we have recently made a commitment to collect ORCID IDs from all of our published authors. We are committed to improve author discoverability, ensure proper attribution and contribute to ongoing community efforts around name normalization; your ORCID ID will help in these efforts.